Hi, I am working on this project that is about the paper AC/DC efficient calculation up to hundreds of MHz. Here is what im doing: 1. build board in PowerSI tool, extract its stackup.csv, .spd file for board configuration and touchstone .snp files after the PDN simulation for the board. 2. input these 3 files, plus 1 layer\_type.csv file in vs code input\_AH.py. 3. parse this input data to consctruct a board inside python 4. use this data to calculate res matrix 5. using res matrix, calculate z efficiently 6. use simulated .snp files to compare PowerSI and python calculates for IC port Z11. here are my code files. can you make sense of what is going on? use the paper in the context to to make sense of the CIM/BEM/Node Volate method/Merging. here is also part of input\_AH.py # Board 4.1 layer\_type\_path = r"input files\board 4.1\b4\_1\_layer\_type.csv" stackup\_path = r"input files\board 4.1\b4\_1.spd" touchstone\_path = r"input files\board 4.1\b4\_1.S3P" and here are what input files look like. can you analyze these code deeply and tell me what each module of the project does.

Awesome — I can see the whole pipeline and it maps very neatly to the "boundary-integration (BEM) + node-voltage + merging" strategy from the paper. Here's a clean, module-by-module walkthrough, with how each piece lines up with CIM/BEM/Node-Voltage/Merging.

## What each module does

#### 1) main.py — Orchestrator

- Wires together everything: imports your PDN model (PDN), the DC plane solver (main\_res), the SPD/stackup parsers, and scikit-rf for Touchstone comparison. main
- Board is a tiny container used while parsing, then you actually operate on the PDN object. main
- gen\_brd\_data(...) is the main builder:
  - Parses the SPD (board shapes, vias, start/stop layers, etc.) with parse\_spd, and handles the presence/absence of buried vias. main
  - b. Stores the boundary shapes (polygons/boxes collapsed if identical). main
  - Assigns/normalizes via arrays, start/stop layer indices, and dedupes via locations so you don't get accidental overlaps. main main main

- Later, you call the fast Z builder on the PDN (brd.calc\_z\_fast(...)) and then compare to Touchstone (interpolated to your sim frequencies). The compare path includes helpers to short one port by removing a row/column in Z<sup>-1</sup> (standard port-short trick). main main
- Touchstone plotting flows through compare\_shorted\_z (magnitude in dBΩ over frequency) and an ic\_port auto-detector that reads the comment lines and defaults sensibly if missing, main main

## 2) pdn\_io/spd\_parser.py — PowerSI .spd parser

- Extracts board **boundary shapes** (polygons or boxes), normalizes them, and collapses duplicates (so multiple identical shape definitions become a single shape). These returned shapes feed your later percavity area logic. spd parser spd parser spd parser
- Builds node info with canonical names and attributes (PWR/GND, x/y in mm, Signal## layer) this is the basis for assembling via arrays and IC/decap labeling. spd\_parser spd\_parser
- The parse\_spd(...) top-level returns everything your builder expects (shapes, IC/decap vias & types, start/stop layers, etc.), which gen\_brd\_data(...) unpacks and installs into the PDN. main

## 3) pdn\_io/stackup\_parser.py — Stackup & layer typing

- Normalizes the layer-type CSV (e.g., allowing "PWR"/"GND" strings), extracts Signal## indices, and returns a tidy DataFrame. stackup\_parser stackup\_parser
- Builds a **0/1 mask** over signal layers indicating PWR/GND assignment, which is used when you later anchor/merge nodes per layer. stackup parser
- Convenience API also loads **cavity thickness** die\_t, **per-cavity εr list**, and **copper thickness** d\_r from the stackup CSV (exactly what main.py needs). stackup\_parser

## 4) RES1\_AH.py — DC plane resistance via boundary integration + node-voltage

- Utility seg\_bd\_node(...) discretizes the plane boundary into segments;
  segment\_port(...) segments a circular "port" boundary these create the BEM panelization you need. RES1 AH RES1 AH
- planesresistance(...) is a classic **BEM for DC sheet resistance**: it assembles the U and H matrices from segment interactions, builds the interaction operator U<sup>-1</sup>H, and (after segment-merging) inverts to get a

**nodal resistance** matrix; then converts to an **rb** matrix with entries that act like effective resistances between vias on that layer. This is your "CIM/BEM" DC plane piece. RES1\_AH RES1\_AH RES1\_AH RES1\_AH

- In the node-voltage assembly, you build incidence A (node-branch connectivity), a diagonal branch impedance zb, then compute Yn = A·inv(zb)·A<sup>T</sup>, remove the reference node, and invert to get Z (classic nodal formulation). The code currently returns zn2[0,0] as a scalar DC result. RES1\_AH RES1\_AH
- Horizontal (in-plane) branches on each layer receive entries from the BEM-computed rb, so the plane's sheet resistance is folded into zb for those branches. RES1\_AH

**Note:** in your current flow, main.py calls main\_res(...) and passes its output to calc\_z\_fast(res\_matrix=...), but calc\_z\_fast doesn't actually consume res\_matrix anywhere inside — see the signature vs. the Yb construction below. (So DC rb isn't yet coupled into the AC sweep.) code pdn AH code pdn AH

## 5) $code_pdn_AH.py$ — The PDN object and fast AC $Z(\omega)$ builder

- class PDN is your working model: it stores shapes (outer/inner\_bd\_node, sxy), areas, vias (IC/decap/buried), stackup, εr list, etc. code pdn AH code pdn AH
- While building, you compute per-cavity area (single shape → same area per cavity; multiple shapes → overlap of consecutive shapes) and C\_pul = εr·ε0·Area/height (used later as inter-layer capacitors). code pdn AH code pdn AH
- calc\_lpul\_bem(...) computes the partial inductance matrix with a BEM-style formulation (D, G, Gh, E = I-D, etc.). This is the AC/BEM piece that gives you L between vias around the plane boundary. code pdn AH code pdn AH
- org\_merge\_pdn(...) (and the earlier logic that returns branch\_merge\_list) builds the **branch list**, identifies "anchored" layers via ports, and collects **branch-merge** groups to compress the system (merging branches across cavities or same-via branches). That's your **Merging** step to keep the problem small. code\_pdn\_AH code\_pdn\_AH
- merge\_L\_big(...) then merges rows/cols of the L matrix according to that plan, producing a reduced L\_new\_inv and a new⇔old node map for later reduction. code\_pdn\_AH code\_pdn\_AH code\_pdn\_AH
- In PDN.calc\_z\_fast(...) you assemble the branch admittance matrix Yb(ω) for the AC sweep:

- o **Inductive branches** use  $Y_L = \frac{1}{j\omega}L^{-1}$  from L\_new\_inv. code\_pdn\_AH
- o **Cavity capacitors** are added as **extra branches** between the (possibly anchored) nodes of adjacent planes with  $Y_c = j \omega C$  using  $\text{er} \cdot \text{e0} \cdot \text{Area/thickness}$ . code pdn AH code pdn AH
- o Then you build the **reduced incidence A** and compute  $Yn(\omega) = A \cdot Yb \cdot A^T$  (vectorized over frequency via einsum)  $\rightarrow$  invert (with refremoval) to get port  $Z(\omega)$ . code pdn AH code pdn AH
- There's rich debug output for anchored layers, added capacitor branches, node mapping, and connectivity checks if verbose=True. code\_pdn\_AH code\_pdn\_AH code\_pdn\_AH code\_pdn\_AH

# How this matches the paper's method (CIM/BEM/Node-Voltage/Merging)

#### CIM/BEM for DC planes

Your planesresistance(...) is a boundary-integral BEM that computes the plane's **conductive interaction** via U/H kernels, then reduces to an effective via-to-via resistance matrix  $\bf{rb}$  on each layer. Those  $\bf{rb}$  entries populate the diagonal of zb for horizontal branches in the DC node-voltage solve (A·inv(zb)·A<sup>T</sup>), exactly the "CIM/BEM + nodal reduction" idea the paper leans on for efficient DC extraction. RES1\_AH RES1\_AH RES1\_AH RES1\_AH

#### • BEM partial-inductance for AC

calc\_lpul\_bem(...) builds the mutual partial-inductance matrix among vias using the boundary segments (D, Gh, E=I-D, etc.). That provides the **L** used to form  $Y_L(\omega) = \frac{1}{i\omega}L^{-1}$ . code\_pdn\_AH code\_pdn\_AH

#### Node-voltage formulation

Everywhere, you stick to  $Y_n = AY_bA^T$  and ref-node elimination; DC does it with zb (resistive branches + plane rb), and AC does it with Yb( $\omega$ ) that combines inductive and capacitive branches. RES1\_AH RES1\_AH code\_pdn\_AH

#### Merging to keep it small

org\_merge\_pdn(...) marks which branches to merge (e.g., coincident vias across cavities or layer anchored nodes), and merge\_L\_big(...) actually compresses the L matrix + branch list, drastically shrinking

the solve. That's the paper's "connectivity-aware merging" to scale to large via counts. code\_pdn\_AH code\_pdn\_AH

## End-to-end flow (your 6 steps mapped)

- 1. **Build in PowerSI, export CSV/SPD/S-params** → the SPD gives shapes & nodes; stackup CSV gives dielectrics and Cu thickness; Touchstone (.S3P) gives measured/simulated ports. main
- 2. **Point input\_AH.py to files** → main.py imports those paths and passes them into gen\_brd\_data(...). main
- Parse in Python → SPD parser constructs shapes + via arrays; stackup parser normalizes PWR/GND and returns die\_t, er\_list, d\_r, mask. main stackup parser
- 4. **Compute "res matrix" (DC)** → main\_res(...) runs BEM on planes to get rb, builds A/zb, and returns the DC nodal impedance (currently the code returns a scalar zn2[0,0]). RES1\_AH RES1\_AH RES1\_AH
- 5. **Efficient Z(\omega)**  $\rightarrow$  PDN.calc\_z\_fast(...) builds L via BEM, merges, adds inter-layer **capacitor branches** from  $\varepsilon r \cdot \varepsilon 0 \cdot A rea/d$ , forms **Yb(\omega)**, then  $Y_n(\omega) = A \cdot Y_b \cdot A^T$  and inverts to get Z( $\omega$ ). (Note: res\_matrix isn't used yet.) code pdn AH code pdn AH code pdn AH
- 6. **Compare to Touchstone**  $\rightarrow$  scikit-rf read + interpolation, short IC port in both Z's, plot |Z| dB $\Omega$  for apples-to-apples verification. main main

## Two small observations you'll likely want to address

- Hook DC plane loss into AC: you already compute the DC plane interaction (rb), but calc\_z\_fast(...) doesn't include resistive terms in Yb(ω). If you want loss up to hundreds of MHz, add a resistive branch component (e.g., series R per inductive branch or shunt sheet loss per cavity) rather than leaving Y purely reactive. code\_pdn\_AH
- res\_matrix is computed but unused: main.py passes
  res\_matrix=res\_matrix, but calc\_z\_fast ignores it. If you intended to
  blend DC/low-freq sheet resistance into the sweep, that's where to
  consume it. code\_pdn\_AH

If you want, I can sketch the minimal edits to (a) thread  ${\tt rb/conductor}$  loss into  ${\tt Yb}(\omega)$  and (b) tidy the port-short comparison to directly overlay  ${\tt Z}_{11}$  from Python vs. Touchstone.